X-Git-Url: http://git.ieval.ro/?a=blobdiff_plain;f=gc.v;h=d0da0c1b3beb3c7b31327a9009566c4a4e9bf50e;hb=HEAD;hp=2f94a21edec9c85a3d6f7d1b31c5a365553390d3;hpb=eb54e6d0b78c3d1c4edcc2f213f971e2e1922bac;p=clump.git diff --git a/gc.v b/gc.v index 2f94a21..d0da0c1 100644 --- a/gc.v +++ b/gc.v @@ -1,17 +1,15 @@ `include "gcram.v" -module GC (input clk, input clk_enable, input rst, input [15:0] Ein, output [15:0] Eout, input [3:0] gcop, output [5:0] ostate, output conn_et, output conn_ea, output step_eval, output ram_we, output [12:0] ram_addr, output [15:0] ram_di, input [15:0] ram_do, output [12:0] Pout); +module GC (input clk, input clk_enable, input [15:0] Ein, output [15:0] Eout, input [3:0] gcop, output [5:0] ostate, output conn_et, output conn_ea, output step_eval, output ram_we, output [12:0] ram_addr, output [15:0] ram_di, input [15:0] ram_do, output [12:0] freeptr); reg [15:0] rom_output; reg [5:0] gostate; reg [5:0] gnstate; - reg [15:0] Ein_latched; - always @(posedge clk) begin - if(rst) - Ein_latched <= 16'b0100000000000100; // initial value of E - else if(clk_enable) - Ein_latched <= Ein; +`ifdef SIM + initial begin + gostate <= 0; end +`endif wire ga_zero_disp = rom_output[15]; wire gcop_disp = rom_output[14]; @@ -87,13 +85,13 @@ module GC (input clk, input clk_enable, input rst, input [15:0] Ein, output [15: end // always @ * always @ (posedge clk) begin - if(rst) - gostate <= 0; if(clk_enable) gostate <= ga_zero_disp ? (gnstate | ga_zero) : gcop_disp ? (gnstate | gcop) : gnstate; + else + gostate <= 0; end // always @ (posedge clk) assign ostate = gostate; @@ -105,7 +103,7 @@ module GC (input clk, input clk_enable, input rst, input [15:0] Ein, output [15: reg [12:0] A; // latched address - assign Pout = P; + assign freeptr = P; assign ram_addr = A; assign ram_di = S; @@ -117,8 +115,8 @@ module GC (input clk, input clk_enable, input rst, input [15:0] Ein, output [15: wire [15:0] GfromP = rdP ? {3'b0, P} : 0; wire [15:0] GfromP_plus = rdP_plus ? {3'b0, P + 1} : 0; wire [15:0] GfromI = conn_i ? ram_do : 0; - wire [12:0] GAfromE = conn_ea ? Ein_latched[12:0] : 0; - wire [2:0] GTfromE = conn_et ? Ein_latched[15:13] : 0; + wire [12:0] GAfromE = conn_ea ? Ein[12:0] : 0; + wire [2:0] GTfromE = conn_et ? Ein[15:13] : 0; wire [15:0] GfromE = {GTfromE, GAfromE}; assign G = GfromR | GfromQ | GfromP | GfromP_plus | GfromI | GfromE;